To search, Click
below search items.
|
|

All
Published Papers Search Service
|
Title
|
A High-Throughput FPGA Implementation of Quasi-Cyclic LDPC Decoder
|
Author
|
Hossein Gharaee, Mahdie Kiaee, Naser Mohammadzadeh
|
Citation |
Vol. 17 No. 3 pp. 140-149
|
Abstract
|
Quasi-cyclic low-density parity-check (QC-LDPC) codes are an important subclass of LDPC codes that are known as one of the most effective error controlling methods. Many important communication standards such as DVB-S2 and 802.16e use these codes. In this paper, an FPGA implementation of a partial-parallel QC-LDPC decoder is proposed based on the sum-product algorithm. We use a modified version of TPMP algorithm to improve the number of clock cycles, resource usage, and power consumption. The decoder is implemented for a code length of 672 with code rate of 3/4. Our implementation is achieved to maximum throughput of 3.3 Gbps with frequency of 280 MHz and its power consumption is less than 150mW.
|
Keywords
|
QC-LDPC decoder, Time Scheduling, TPMP Algorithm, FPGA Implementation
|
URL
|
http://paper.ijcsns.org/07_book/201703/20170318.pdf
|
|